# Moon Exploration with FUSIO RT

A scalable and configurable computer core





**Pierre-Eric BERTHET** 

**Buc, France** 

November, 28<sup>th</sup>, 2023

Confidential Information



# AGENDA

FUSIO RT - A scalable and configurable computer core

- Genesis of the FUSIO RT Product Line
- FUSIO RT Modules Key Features
- FUSIO RT Modules Development Tools and Ecosystem
- FUSIO RT on the Moon (DORN Mission)
- Conclusion and Introduction to FULTRA



# **GENESIS OF THE FUSIO RT PRODUCT LINE**

Flexible and Versatile Solution to Address Multiple Applications with one Generic Module

Most space computer boards or processing units have the same architectural design:



 FUSIO RT proposes a programmable all-in-one space computing core, miniaturized, Radiation Hardened by design, fully qualified and ready-to-use for fast development of Space Applications.

Confidentia

# **FUSIO RT COMPUTER CORE MODULE**

**Electrical Architecture and Key Features** 

#### 4M Gate FPGA NG-Medium NX1H35S from NanoXplore

- 128 Mb TMR SPI NOR Flash for SEE immune bitstream memory with embedded power switch
- 2 Gb SDRAM 32b computing memory integrated
- 64 Gb Nand Flash 32b mass memory integrated
- 263 user I/Os (3.3V, 1.8V & 1.5V) available
- Temperature range: -55 to +105°C
- BGA484 1.27pitch, LxWxH: 32x32x10mm
- Space qualified technologies & All-in-one solution
- Module Radiation Tolerance:
  - Total ionizing dose > 50Krads
  - SEL immune up to LET > 60MeV.cm2/mg.

#### ITAR Free







I Confidentia

# **FUSIO RT COMPUTER CORE MODULE**

Modular Scalable Architecture with 3D Stacking Packaging Technology



1234

6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22

| Confidential

# **FUSIO RT PRODUCT FAMILY**

### A Product Definition Tailored to the Application's Needs





TS OP 54





I Confidential

All FUSIO RT Products P/Ns have the same footprint

# **FUSIO RT PRODUCT FAMILY**

Development Tools and Ecosystem for Easy and Fast Application's Prototyping

#### FPGA Development Tools

NanoXplore Software Development Ecosystem

#### SDEV FUSIO RT Development Kits

- Ready to use development board for early prototyping
- Compatible with all 4 FUSIO RT configurations (3DEV0752 to 3DEV0755)

#### IP Cores for Embedded Memory Control and Radiation Protection

- RIMC SDRAM memory controller for 3DMC0752 and 3DMC0755
- RIMC NAND Flash memory controller for 3DMC0752 and 3DMC0754
- RIMC DDR2 memory controller for external DDR2 Memory
- RIMC SDRAM and NAND Flash provided with the product





Confidentia

#### Power management solutions

Dedicated Application Note for power management using 3D PLUS 3DPM0289 PoL solution

### **DORN Instrument Developed by IRAP in France**

- DORN instrument is dedicated to measuring radon on the moon within Chang'e 6 mission.
- The Chang'e 6 probe, consisting of an orbiter, lander, lunar ascent vehicle and reentry capsule, will target the South Pole-Aitken (SPA) basin located on the far side of the moon in 2024.
- DORN Project Constraints and Instrument Key requirements:
  - Fast Project: 3 years from KO to delivery in June 2023
    - Easy-to-use components for quick development time
    - Space qualification pedigree
  - High Performance / Low Power Acquisition of Radon spectra by 8 detection heads at 15000 evts/s
  - Volume: very small size and compact instrument design
  - Export Control: Launch from China will be easier with ITAR Free components







### DORN Instrument Architecture – FUSIO RT Module Key Functions

• FUSIO RT @ 100 MHz with SDRAM and NAND Flash is selected for the instrument controller board



Power Supplies

- TM/TC Management
- HK acquisition
- Science signal processing
- Science products generation





| Confidential

### DORN Instrument – Challenges in the Synthesis Process – 81% Full at 100 MHz

#### DORN instrument is VHDL design is challenging (size and architecture)

- FPGA matrix almost full with all the function needed (TM/TC Management, HK acquisition, Science signal processing, Science products generation)
- Implementation of RIMC SDRAM and NAND Flash Memory controller
- Implementation of internal resource sharing (multiple FIFOs implemented within one FPGA SRAM block)
- S clock domains (25, 50 and 100 MHz)

#### Synthesis results

Reporting instances

| Configuration bits report                       |                              |                           |  |  |
|-------------------------------------------------|------------------------------|---------------------------|--|--|
| Total count<br>  Total used<br>  Total critical | 6189616<br>5038695<br>456494 | 100 %<br>81.4 %<br>7.37 % |  |  |
| ++<br>  Total Size   5.20Mbits  <br>++          |                              |                           |  |  |

#### VHDL code statistics

- 22 000 code lines ( DORN + 3DPlus IPs )
- SPI, AXI, UART and custom serial protocols

| 4-LUT             | DFF              | XLUT        | 1 - bit<br>Carry | Register<br>file<br>block | Cross<br>  domain<br>  clock | Clock<br>Buffer | Clock<br>switch | Digital<br>  signal<br>  processor | Memory<br>block | WFG        | <br>  PLL |
|-------------------|------------------|-------------|------------------|---------------------------|------------------------------|-----------------|-----------------|------------------------------------|-----------------|------------|-----------|
| 16630/32256 (52%) | 9268/32256 (29%) | 0/2016 (0%) | 4532/8064 (57%)  | 25/168 (15%)              | 0/0                          | 0               | 0/336 (0%)      | 1/112 (1%)                         | 37/56 (67%)     | 4/32 (13%) | 1/4 (25%) |



Confidentia

Development Tools and Ecosystem for Application's Prototyping and Testing

### Software tools

- SIGASI IDE
- NX map 3
- Mentor Questasim





### Hardware tools

- Angie NX probe
- FUSIO-RT eval board
- Opal Kelly board with xilinx FPGA



Conclusion and Introduction to FULTRA

- FUSIO RT will be on the moon in 2024
- FUSIO RT computer core product family embedding the NanoXplore NG-Medium NX1H35S FPGA available since 2020
- Space qualified solution and proven radiation hardened design
- High modularity solutions
- Multiple configurations with compatible footprint
- Board area, cost, design time reduction compared to all single parts considered separately
- FUSIO RT Ecosystem: Development Kit and firmware solutions for quick prototyping and development L/T reduction
- Already used in multiple designs by several customers in Europe, Asia and USA
- Upcoming Product Line Extension with FULTRA : a New High-Performance Computer Core embedding the NanoXplore ULTRA-300 FPGA



### Introduction to FULTRA – Available in Q4/2024

#### Digital Core : NanoXplore NG ULTRA 300

- High end FPGA core
- 405 user I/Os
- High speed transceivers
- Existing development ecosystem
- Integrated Configuration Memory
  - 256 Mb RH and SEE Immune Mnemosyne Memory ASIC developed by 3D PLUS
- Optional memory layers
  - DDR3 SDRAM : 8 Gbit 32b data bus at 800 MHz
  - Synchronous NAND Flash : 64 Gbit
- Temperature range: -55 to +105°C
- BGA 676 with 1mm pitch, LxWxH: 29 x 29 x10 mm
- Space qualified technologies & All-in-one solution
- ITAR Free

|        | DDR3 SDRAM<br>(optional)                    |
|--------|---------------------------------------------|
| O PLUS | Sync NAND Flash<br>(optional)               |
|        | Mnemosyne<br>RH Configuration Memory        |
|        | High Perf FPGA Core<br>NanoXplore ULTRA 300 |





# **THANKS FOR YOUR ATTENTION**

Any Question ?

# www.3d-plus.com





408 rue Hélène Boucher 78530 Buc - **FRANCE** +33 130 832 650



151 Callan Ave, Suite 310 San Leandro CA 94577 - **USA** (415) 316 0981



### OUR MISSION IS THAT YOU ACHIEVE YOURS

Confidential



Special Thanks to NanoXplore

# **MNEMOSYNE PRODUCT LINE**

### 3DMN1G08US8854: High Density Rad-Hard NVM with serial interface

### KEY FEATURES

- $_{\odot}$  1 Gb density (8 banks of 128 Mb)
- $_{\odot}$  Up to 100 MHz
- $\circ$  Embedded ECC
- $_{\odot}$  1.8 V SPI interface
- $\circ$  SPI, QSPI, DSPI, OSPI modes supported
- $\circ$  100 k P/E cycles
- $\circ$  20 years data retention
- $\circ$  [-55 °C; +125 °C]: operating temp.
- SOP32 (TBC)
- $\circ$  Worldwide Delivery Guaranty



#### RADIATION PERFORMANCES

- TID > 100 krad(Si)
- SEL > 60 MeV.cm<sup>2</sup>/mg
- SEU > 60 MeV.cm²/mg
- SET > 60 MeV.cm²/mg
- $\circ$  SEFI > 60 MeV.cm<sup>2</sup>/mg

The SEE LET threshold would be tested in other facilities with 80 MeV.cm<sup>2</sup>/mg target



I Confidentia